## Experiment 2

# Combinatorial Circuits Using VHDL Two Bit Subtractor

Dhruv Ilesh Shah — 150070016 January 20, 2017

#### Overview

In this lab, I have implemented a combinatorial circuit - the two bit subtractor, using VHDL. Given two input strings of two bits each (say,  $x_1x_0 \& y_1y_0$ ), the device computes the difference in modulo 2 sense.

Section 1 contains the approach and main code used for the simulation. Section 2 contains the observations and output of the simulation. For the simulation, I have used GHDL, which is an open-source simulator for the VHDL language.

### 1 Setup

The two bit subtractor is a simple 4-input, 2-output combinatorial circuit. After simplification of the terms, the logic can be given as.

$$b_0 = x_0 \oplus y_0$$
  

$$b_1 = x_1 \oplus y_1 \oplus \overline{x_0} y_0$$
(1)

As for the implementation, I also 2 intermediate signals  $s_1s_0$  defined as below.

$$s_0 = x_1 \oplus y_1$$
  

$$s_1 = \neg x_0 \cdot y_0$$
(2)

And hence, the final output bit definitions look like:

$$b_0 = x_0 \oplus y_0$$

$$b_1 = s_0 \oplus s_1$$
(3)

This can now be converted to VHDL code and simulated. In this experiment, I have used the GenericTB as testbench, which invokes a DUT entity, and hence the top-level entity would also need to be modified. Defining the DUT entity:

Next up, we declare the entity TwoBitSubtractor and its functions. This has been shown below.

```
entity TwoBitSubtractor is
           port(x1,x0,y1,y0: in bit;
2
                    b1,b0: out bit);
3
   end entity;
4
   architecture Formulae of TwoBitSubtractor is
           signal s0, s1: bit;
   begin
           b0 <= (x0 xor y0);
           s0 \le (x1 xor y1);
9
           s1 \ll ((not x0) and y0);
10
           b1 <= (s0 xor s1);
   end Formulae;
12
   -- For the logic of b1, the bit b1 is unaffected by x0, y0 as long
   -- as there is no carry-over in the subtraction. Look below:
14
                y0
   -- x0
                           diff
15
   -- 0
                1
                         -1
16
   -- 1
               1
                         0
   -- 1
                0
                         1
   -- 0
                         0
19
   -- Thus, if the case is the first, then we flip (x1 xor y1), and
20
   -- in other cases, just let it be.
21
```

The generic testbench used is also given below.

```
library std;
use std.textio.all;

entity Testbench is
end entity;
architecture Behave of Testbench is
```

```
constant number_of_inputs : integer := 4; -- # input bits to your design.
     constant number_of_outputs : integer := 2; -- # output bits from your design.
10
11
     -- component port widths...
12
     component DUT is
13
      port(input_vector: in bit_vector(3 downto 0);
14
                   output_vector: out bit_vector(1 downto 0));
     end component;
16
17
18
19
20
     signal input_vector : bit_vector(number_of_inputs-1 downto 0);
     signal output_vector : bit_vector(number_of_outputs-1 downto 0);
22
23
     -- create a constrained string outof
24
     function to_string(x: string) return string is
25
         variable ret_val: string(1 to x'length);
26
         alias lx : string (1 to x'length) is x;
27
     begin
         ret_val := lx;
29
         return(ret_val);
30
     end to_string;
31
32
   begin
33
     process
34
       variable err_flag : boolean := false;
35
       File INFILE: text open read_mode is "/home/dhruv-shah/Desktop/IIT Bombay 2015-19/Sem 4/1
36
       FILE OUTFILE: text open write_mode is "/home/dhruv-shah/Desktop/IIT Bombay 2015-19/Sem
37
39
40
       variable input_vector_var: bit_vector (number_of_inputs-1 downto 0);
41
       variable output_vector_var: bit_vector (number_of_outputs-1 downto 0);
42
       variable output_mask_var: bit_vector (number_of_outputs-1 downto 0);
43
       variable output_comp_var: bit_vector (number_of_outputs-1 downto 0);
       constant ZZZZ : bit_vector(number_of_outputs-1 downto 0) := (others => '0');
45
46
47
       variable INPUT_LINE: Line;
48
       variable OUTPUT_LINE: Line;
49
       variable LINE_COUNT: integer := 0;
50
51
52
     begin
53
       while not endfile(INFILE) loop
54
              -- will read a new line every 5ns, apply input,
55
              -- wait for 1 ns for circuit to settle.
              -- read output.
57
```

```
58
59
              LINE_COUNT := LINE_COUNT + 1;
60
61
62
               -- read input at current time.
63
              readLine (INFILE, INPUT_LINE);
64
              read (INPUT_LINE, input_vector_var);
              read (INPUT_LINE, output_vector_var);
              read (INPUT_LINE, output_mask_var);
67
68
               -- apply input.
69
              input_vector <= input_vector_var;</pre>
70
71
               -- wait for the circuit to settle
72
              wait for 1 ns;
73
74
               -- check output.
75
              output_comp_var := (output_mask_var and (output_vector xor output_vector_var));
76
              if (output_comp_var /= ZZZZ) then
                  write(OUTPUT_LINE,to_string("ERROR: line "));
                  write(OUTPUT_LINE, LINE_COUNT);
79
                  writeline(OUTFILE, OUTPUT_LINE);
80
                  err_flag := true;
81
              end if;
              write(OUTPUT_LINE, input_vector);
84
              write(OUTPUT_LINE, to_string(" "));
85
              write(OUTPUT_LINE, output_vector);
86
              writeline(OUTFILE, OUTPUT_LINE);
87
               -- advance time by 4 ns.
              wait for 4 ns;
89
        end loop;
90
91
        assert (err_flag) report "SUCCESS, all tests passed." severity note;
92
        assert (not err_flag) report "FAILURE, some tests failed." severity error;
93
        wait;
      end process;
96
97
      dut_instance: DUT
98
                 port map(input_vector => input_vector, output_vector => output_vector);
99
    end Behave;
101
```

For validating, we would need a list of expected values for all the possible input combinations. This can be found as the TRACEFILE.txt below.

| $x_1x_0y_1y_0$ | $b_1b_0$ | E  |
|----------------|----------|----|
| 0000           | 00       | 11 |
| 0001           | 11       | 11 |
| 0010           | 10       | 11 |
| 0011           | 01       | 11 |
| 0100           | 01       | 11 |
| 0101           | 00       | 11 |
| 0110           | 11       | 11 |
| 0111           | 10       | 11 |
| 1000           | 10       | 11 |
| 1001           | 01       | 11 |
| 1010           | 00       | 11 |
| 1011           | 11       | 11 |
| 1100           | 11       | 11 |
| 1101           | 10       | 11 |
| 1110           | 01       | 11 |
| 1111           | 00       | 11 |

Table 1: Tracefile for the Two Bit Subtractor

#### 2 Observations

On compiling and executing the **Testbench**, the circuit was validated with all test cases successful. A snapshot of the same is given below (Figure 1). Test cases and the obtained outputs (ignoring gate delays) can be observed on **GTKWave** (Figure 2).

The output file generated by the testbench is given below.

0000 00

ERROR: line 2

0001 00

ERROR: line 3

0010 00

ERROR: line 4

0011 11

ERROR: line 5

0100 10

ERROR: line 6

0101 01

ERROR: line 7

0110 01

ERROR: line 8

0111 00

ERROR: line 9

1000 11

ERROR: line 10

1001 10

ERROR: line 11

1010 10

ERROR: line 12

1011 01

PrieureDeSion @ {TwoBitSubtractor} slayin' \$ ./testbench --stop-time=100ns --vcd=subtractor.vcd
Testbench.vhd:98:5:@80ns:(assertion note): SUCCESS, all tests passed.

Figure 1: Evaluating Testbench



Figure 2: Visualising the waveforms on GTKWave

ERROR: line 13

1100 00

ERROR: line 14

1101 11

ERROR: line 15

1110 11

ERROR: line 16

1111 10

## Conclusion

Simple combinatorial logic can be implemented and verified very easily by simulating.